# Lecture 15 Analysis of Combinational Circuits

# **Designing Combinational Logic Circuits**

•A logic circuit having 3 inputs, A, B, C will have its output HIGH only when a majority of the inputs are HIGH.

Step 1 Set up the truth table

Step 2 Write the AND term for each case where the output is a 1.

|   |   |   |   | _                            |
|---|---|---|---|------------------------------|
| Α | В | С | x | _                            |
| 0 | 0 | 0 | 0 | _                            |
| 0 | 0 | 1 | 0 | _                            |
| 0 | 1 | 0 | 0 | _                            |
| 0 | 1 | 1 | 1 | $\rightarrow \overline{ABC}$ |
| 1 | 0 | 0 | 0 | _                            |
| 1 | 0 | 1 | 1 | $\rightarrow ABC$            |
| 1 | 1 | 0 | 1 | $\rightarrow AB\overline{C}$ |
| 1 | 1 | 1 | 1 | $\rightarrow ABC$            |
|   |   |   |   | -                            |

#### Sum-Of-Products Form

- SOP is useful in simplification and design
- Two or more AND terms OR together
  - -Ex: ABC+ABC
  - -the inversion sign cannot cover more than one variable (ABC)
- Another general form for logic expressions is sometimes used in logic-circuit design. It called product-of-sum (POS)
- Consist 2 or more OR terms that are AND together.
  - Ex:  $(A+B\mp C)(A+C)$

# **Analysis of Logic Circuits**

- First obtain one expression for the circuit, then try to simplify.
- Example:



- Two methods for simplifying:
  - Algebraic method (use Boolean algebra theorems)
  - Karnaugh mapping method (systematic, step-by-step approach)

# Algebraic Simplification

- 1. Put the original expression into SOP form by repeated application of *DeMorgan's theorems*
- 2. Once in SOP form, check for *common factors* and factor whenever possible.

#### Example:



Step 3 Write the SOP form the output

Step 4 Simplify the output expression

$$x = \overline{ABC} + A\overline{BC} + AB\overline{C} + AB\overline{C}$$

$$x = \overline{ABC} + ABC + ABC + ABC + ABC + AB\overline{C} + ABC$$

$$= BC(\overline{A} + A) + AC(\overline{B} + B) + AB(\overline{C} + C)$$

$$= BC + AC + AB$$

Step 5 Implement the circuit



# Karnaugh Map (K-Map) Method

- K Map shows the relationship between inputs & outputs
- Horizontally & vertically adjacent squares differ only in one variable.

| Α | В | X      |             |    |
|---|---|--------|-------------|----|
| 0 | 0 | 1 → AB | ſ           | 1  |
| 0 | 1 | 0      | x = AB + AB | ŀ  |
| 1 | 0 | 0      | <u> </u>    | J  |
| 1 | 1 | 1 → AB | ₹           | ē. |



| Α | В | С | X       |                              |
|---|---|---|---------|------------------------------|
| 0 | 0 | 0 | 1 → ABC |                              |
| 0 | 0 | 1 | 1 → ABC |                              |
| 0 | 1 | 0 | 1 → ABC | ( )                          |
| 0 | 1 | 1 | 0       | X = ABC + ABC<br>+ ABC + ABC |
| 1 | 0 | 0 | 0       | + ABC + ABC                  |
| 1 | 0 | 1 | 0       | ,                            |
| 1 | 1 | 0 | 1 → ABC |                              |
| 1 | 1 | 1 | 0       |                              |
|   |   |   |         | (b)                          |

|    | c | С |
|----|---|---|
| AB | 1 | 1 |
| АВ | 1 | 0 |
| AB | 7 | 0 |
| ĀΒ | 0 | 0 |

| ABCD    | X                                            |     |    |    |     |     |
|---------|----------------------------------------------|-----|----|----|-----|-----|
| 0 0 0 0 | 0                                            |     | CD | CD | CD  | ĊΟ  |
| 0 0 0 1 | 1 → ABCD<br>0                                | AB  | 0  | 1  | 0   | 0   |
| 0 0 1 1 | 0                                            | AB  |    |    |     |     |
| 0 1 0 0 | 0 ( )                                        | _AB | 0  | 1  | 0   | 0   |
| 0 1 0 1 | 1 → ABCD<br>X = ABCD + ABCD<br>+ ABCD + ABCD |     |    |    | -   |     |
| 0 1 1 0 |                                              | AB  | 0  | 1  | 1   | 0   |
| 0 1 1 1 | 0                                            | 70  |    |    | 2.4 | ١ ٧ |
| 1 0 0 0 | 0                                            |     |    |    |     |     |
| 1 0 0 1 | 0                                            | ÃΒ  | 0  | 0  | 0   | 0   |
| 1 0 1 0 | 0                                            |     |    |    |     |     |
| 1 0 1 1 | 0                                            |     |    |    |     |     |
| 1 1 0 0 | 0                                            |     |    |    |     |     |
| 1 1 0 1 | 1 → ABCD                                     |     |    |    |     |     |
| 1 1 1 0 | 0                                            |     |    |    |     |     |
| 1 1 1 1 | 1 → ABCD                                     |     |    |    |     |     |

Looping is a process combining the squares which contain 1s. The output expression can be simplified by looping.



$$X = \overline{ABC} + \overline{ABC}$$
  
=  $\overline{BC}$ 

|            | C  | С  |               |
|------------|----|----|---------------|
| ĀB         | 0  | 0  |               |
| _AB        | 1  | 1  | X = ABC + ABC |
| АВ         | 0  | 0  | = AB          |
| $\bar{AB}$ | 0  | 0  |               |
|            | (1 | 0) | •             |

|    | c | C  |                    |
|----|---|----|--------------------|
| ĀB | 1 | 0  |                    |
| AB | 0 | 0  | X = ABC + ABC = BC |
| АВ | 0 | 0  | X = ABC + ABC = BC |
| ĀB | 1 | 0  |                    |
| ,  |   | l  |                    |
|    | ( | c) |                    |

|    | ČD | CD | CD | ĒВ | ĀRO                              |
|----|----|----|----|----|----------------------------------|
| ĀB | 0  | 0  | 1  | 1  | ĀBC                              |
| AB | 0  | 0  | 0  | 0  | X = ABCD + ABCD<br>+ ABCD + ABCD |
| AB | 0  | 0  | 0  | 0  | = ABC + ABD                      |
| ĀB | 7  | 0  | 0  | 1  | >                                |
|    |    | (0 | i) |    | ABD                              |





|            | CD | CD | CD | СD |  |
|------------|----|----|----|----|--|
| AB         | 1  | 1  | 0  | 0  |  |
| АВ         | 1  | 1  | 0  | 0  |  |
| АВ         | 1  | 1  | 0  | 0  |  |
| $\bar{AB}$ | 1  | 1  | 0  | 0  |  |
| X = C      |    |    |    |    |  |
| (b)        |    |    |    |    |  |

| 1          | CD | CD | CD | ĊΟ |  |
|------------|----|----|----|----|--|
| AB         | 7  | 1  | 1  | 1/ |  |
| АВ         | 0  | 0  | 0  | 0  |  |
| АВ         | 0  | 0  | 0  | О  |  |
| $\bar{AB}$ | 1  | 1  | 1  | 1  |  |
| (c)        |    |    |    |    |  |

|            | CD | CD | CD | ĒΒ |  |  |
|------------|----|----|----|----|--|--|
| АВ         | 1  | 0  | 0  | 1  |  |  |
| АВ         | 1  | 0  | 0  | 1  |  |  |
| АВ         | 1  | 0  | 0  | 1  |  |  |
| $\bar{AB}$ | 1  | 0  | 0  | 1  |  |  |
| X = D      |    |    |    |    |  |  |
| (d)        |    |    |    |    |  |  |

#### Rule for loops of any size

When a variable appears in both complemented & uncomplemented form within a loop, that variable is eliminated from the expression. Variables that are the same for all squares of the loop must appear in the final expression.

#### Complete Simplification Process

- 1. Construct the K map and place 1s and 0s in the squares according to the truth table.
- 2.Loop the isolated 1s which are not adjacent to any other 1s. (single loops)
- 3.Loop any pair which contains a 1 adjacent to only one other 1. (double loops)
- 4.Loop any octet even if it contains one or more 1s that have already been looped.
- 5.Loop any quad that contains one or more 1s that have not already been looped, making sure to use the minimum number of loops.
- 6.Loop any pairs necessary to include any 1s that have not yet been looped, making sure to use the minimum number of loops.
- 7. Form the OR sum of all the terms generated by each loop.

|    | CD  | CD   | CD  | ĈD   |
|----|-----|------|-----|------|
| АВ | 0 , | 0 2  | 0 3 | 1,   |
| AB | 0 5 | 1 6  | 1 7 | 0    |
| АВ | 0 9 | 1_10 | 1   | 0 12 |
| ĀВ | 0   | 0 14 | 1,5 | 0    |

CD CD ĈD CD AB 0 0 AB 1 1 AB 1 0 0 11 9 10 12 ĀB 0 0 0 16

CD CD CD ĒВ ĀB 0 0 0 AB 1 1) 0 1) AB 1 1 0 9 12 AB 0 0 16

(c)

(a)

(b)

"Don't-Care" Conditions are certain input conditions for which there are no specified output levels. "Don't-care" conditions should be changed to either 0 or 1 to produce K-map looping that yields the simplest expression.



# Filling K-Map from Output Expression

When the desired output is presented as a Boolean expression instead of a truth table, the K map can be filled by using the following steps:

- Get the expression into SOP form if it is not already so.
- 2. For each product term in the SOP expression, place a 1 in each K-map square whose label contains the same combination of input variables. Place a 0 in all other squares.

- Don't care condition can come about for several reasons:
  - In some situations certain input combination can never occur and so there is no specified output for these condition.
- Whenever don't care conditions occur, we must decide which x to change to 0 and which to 1 to produce the best K-map looping (i.e the simplest expression)

#### Example



(a)

|      | F2 F3 | <br>F2 F3 | F2 F3 | F2 F3 |
|------|-------|-----------|-------|-------|
| M F1 | 0     | 1         | ×     | 1     |
| M F1 | 1     | ×         | ×     | ×     |
| M F1 | 0     | ×         | ×     | ×     |
| M F1 | 0     | 0         | ×     | 0     |

| М   | F1 | F2 | F3 |  | OPEN |  |
|-----|----|----|----|--|------|--|
| 0   | 0  | 0  | 0  |  | 0    |  |
| 0   | 0  | 0  | 1  |  | 1    |  |
| 0   | 0  | 1  | 0  |  | 1    |  |
| 0   | 0  | 1  | 1  |  | ×    |  |
| 0   | 1  | 0  | 0  |  | 1    |  |
| 0   | 1  | 0  | 1  |  | ×    |  |
| 0   | 1  | 1  | О  |  | ×    |  |
| O   | 1  | 1  | 1  |  | ×    |  |
| 1   | 0  | 0  | 0  |  | 0    |  |
| 1   | 0  | 0  | 1  |  | 0    |  |
| 1   | О  | 1  | 0  |  | 0    |  |
| 1   | 0  | 1  | 1  |  | ×    |  |
| 1   | 1  | 0  | 0  |  | 0    |  |
| 1   | 1  | 0  | 1  |  | ×    |  |
| 1   | 1  | 1  | 0  |  | ×    |  |
| 1   | 1  | 1  | 1  |  | X    |  |
| (b) |    |    |    |  |      |  |

F2F3 F2F3 F2F3 F2F3 M F1 1 M F1 (1 1 1 1 M F1 0 0 0 0 M F1 0 0 0 O

 $OPEN = \overline{M} (F1 + F2 + F3)$ (d)

(c)

## Example

A BCD counter produces a four bit output representing the BCD code for the number of pulses hat have been applied to the counter input. For example, after 4 pulses have occurred, the counter outputs are DCBA= 01002 = 410. The counter resets to 0000 on the tenth pulse and starts counting over again. In other words, the DCBA output will never represent a number greater than 10012=910. Design the logic circuit that produces a HIGH output whenever the count is 2,3, or 9. Use K mapping and take advantage of the don't care conditions.

#### Summary

- Compared to the algebraic method, the K-map process is a more orderly process requiring fewer steps and always producing a minimum expression.
- For the circuits with large numbers of inputs (larger than four), other more complex techniques are used.

#### **Exclusive-OR and Exclusive-NOR Circuits**

Exclusive-OR (XOR) produces a HIGH output whenever the two inputs are at opposite levels.



XOR gate symbols



Exclusive-NOR (XNOR) produces a HIGH output whenever the two inputs are at the same level.



#### XNOR gate symbols







# XNOR gate may be used to simplify circuit implementation.





# Parity Generator and Checker





- A transmitter can attach a parity bit to a set of data bits before transmitting the data bits to a receiver. The receiver will detect any single bit errors that may have occurred during the transmission.
- In figure (a) the set of data to be transmitted is applied to the parity-generator circuit, which produces the even-parity bit, P, at its output. This parity bit is transmitted to the receiver along with the original data bits, making a total of five bits.
- In figure (b) these five bits (data+parity) enter the receiver's parity-checker circuit, which produces an error output, E that indicates whether or not a single-bit error has occurred.

#### **Enable/Disable Circuits**



#### Enable/Disable Circuits cont.

Ex. 1(Fig.a): Design a logic circuit that will allow a signal to pass to the output only when control inputs B and C are both HIGH; otherwise, the output will stay LOW.

Ex. 2(Fig.b): Design a logic circuit that will allow a signal to pass to the output only when one, but not both, of the control inputs are HIGH; otherwise, the output will stay LOW.



### Basic Characteristics of Digital ICs

- Digital ICs (chips): a collection of resistors, diodes and transistors fabricated on a single piece of semiconductor materials called substrate.
- Dual-in-line package (DIP) is a common type of packages. It contains two parallel rows of pins.



 Digital ICs are often categorized according to their circuit complexity as measured by the number of equivalent logic gates on the substrates. 6 levels of complexity:

SSI, MSI, LSI, VLSI, ULSI, GSI.

SSI – having a small number of gates