# Stick Diagram and Lamda Based Rules

#### Mask Layout (Print this presentation in colour if possible, otherwise highlight colours)

- Circuit coloured mask layer layout
- Coloured stick diagram mask representation
- Lambda and layout design rules
- Mask layout of nMOS and CMOS inverters
- Mask layout of CMOS circuits (examples)
- Reading & understanding mask layout (exercises)

### nMOS transistor mask representation



# Mask layout & coloured stick diagram notation

Silicon layers are typically colour coded as follows :

| <br>diffusion (device well, local interconnect) |
|-------------------------------------------------|
| <br>polysilicon (gate electrode, interconnect)  |
| <br>metal (contact, interconnect)               |
| <br>contact windows                             |
| <br>depletion implant                           |
| <br>P well (CMOS devices)                       |

This colour representation is used during mask layer definition

Translation from circuit format to a mask layout (and vice-versa) is relatively straightforward

Several examples follow :

# Layer contact mask layout representation

A transistor is formed when device well is crossed by polysilicon. Device well oxide : thin gate oxide



Metal contacting polysilicon

Metal contacting diffusion





Metal crossing polysilicon (no contact, electrically isolated with thick oxide and so can carry separate voltages)

Metal contacting diffusion (no contact, electricall isolated with thick oxide)

# Transistor mask layout representation

A transistor is formed when device well is crossed by polysilicon. Device well oxide : thin gate oxide



Enhancement mode transistor ( $V_{th} \approx 0.2 V_{dd}$ )

Depletion mode transistor (extra well implant to provide  $V_{th} \approx -0.6V_{dd}$ )



# CMOS Inverter Mask Layout (using Microwind)



### CMOS Inverter Mask Layout





CMOS Mask layout & Stick Diagram Mask Notation

### CMOS AN2 (2 i/p AND gate) Mask Layout



# Layout Design rules & Lambda ( $\lambda$ )

**Lambda**  $(\lambda)$ : distance by which a geometrical feature or any one layer may stay from any other geometrical feature on the same layer or any other layer. All processing factors are included plus a safety margin.

 $\lambda$  used to prevent IC manufacturing problems due to mask misalignment or exposure & development variations on every feature, which otherwise could lead to :

- over-diffusion
- over-etching
- inadvertent transistor creation etc

 $\lambda\,$  is the minimum dimension which can be accurately re-produced on the silicon wafer for a particular technology.

# Layout Design rules & Lambda ( $\lambda$ )

Minimum photolithographic dimension (width, not separation) is  $2\lambda$ . Hence, the minimum channel length dimension is  $2\lambda$ . Where a 0.25µm gate length is quoted,  $\lambda$  is 0.125 microns (µm).

Minimum distance rules between device layers, e.g.,

- polysilicon  $\leftrightarrow$  metal
- metal  $\leftrightarrow$  metal
- diffusion  $\leftrightarrow$  diffusion and
- minimum layer overlaps

are used during layout

Layout design rule checker (DRC) automatically verifies that no design rules have been broken

Note however, the use of Lambda is not optimal but supports design reuse

# Layout Design rules & Lambda ( $\lambda$ )

Lambda based design: half of technology since 1985. As technology changes with smaller dimensions, a simple change in the value of  $\lambda$  can be used to produce a new mask set.



All device mask dimensions are based on multiples of  $\lambda$ , e.g., polysilicon minimum width =  $2\lambda$ . Minimum metal to metal spacing =  $3\lambda$ 

# Basic design rules



# Basic design rules



# nMOS transistor mask representation (See stick diagram next slide) for comparison



# nMOS transistor coloured stick diagram representation



### For reference : an nMOS Inverter coloured stick diagram



# CMOS Inverter Mask Layout



### CMOS Inverter Mask Layout



Simplify by deleting connections provided for interconnecting cell (additional pads and output metal rails)

CMOS Mask layout & Stick Diagram Mask Notation

### CMOS Inverter coloured stick diagram





### Stick diagram -> CMOS transistor circuit



In practice, first draw stick diagram for nMOS section and analyse (pMOS is dual of nMOS section)

### Static CMOS NAND gate



- 1. Pull-down: Connect to ground If A=1 AND B=1
- 2. Pull-up: Connect to Vdd If A=0 OR B=0

#### Static CMOS NOR gate



- 1. Pull-down: Connect to ground If A=1 OR B=1
- 2. Pull-up: Connect to Ydd If A=0 AND B=0

CMOS Mask layout & Stick Diagram Mask Notation

### Static CMOS Design Example Layout



CMOS Mask layout & Stick Diagram Mask Notation

Layout 2 (Different layout style to previous but same function being implemented)



CMOS Mask layout & Stick Diagram Mask Notation

## Steps in translating from layout to logic circuit

- 1. Try to simplify mask layout diagram by removal of extended metal and polysilicon lines
- 2. First draw coloured stick diagram for nMOS section and analyse All nMOS transistor nodes which connect to GND terminal are SOURCE nodes
- Since the pMOS section is the dual of the nMOS section, draw the pMOS stick diagram and confirm the outcome of step 2.
  All pMOS transistor nodes which connect to Vdd terminal are pMOS SOURCE nodes

Exercise : Draw coloured stick diagram and logic circuit for this CMOS mask layout

